









DRV8800, DRV8801

ZHCSNT9K - JULY 2008 **REVISED MARCH 2021** 

## DRV880x DMOS 全桥电机驱动器

## 1 特性

- 独立的 H 桥电机
- 低 R<sub>DS(on)</sub> MOSFET (典型值 0.4Ω)
- 低功耗睡眠模式
- 支持 100% 脉宽调制 (PWM) 占空比
- 8V 至 36V 工作电源电压范围
- 热增强型表面贴装式封装
- 保护特性:
  - VBB 欠压闭锁 (UVLO)
  - 电荷泵电压 (CPUV)
  - 过流保护 (OCP)
  - 电源短路保护
  - 接地短路保护
  - 过热警告 (OTW)
  - 过热关断 (OTS)
  - 故障条件指示引脚 (nFAULT)

## 2 应用

- 打印机
- 工业自动化
- 机器人

## 3 说明

DRV880x 提供具有各种功能的电机驱动器解决方案。 该器件包含一个全 H 桥,可用于驱动有刷直流电机、 步进电机的一个绕组或其他器件,例如电磁阀。通过一 个简单的相位/使能接口即可轻松与控制器电路相连。

输出级使用配置为 H 桥的 N 通道功率 MOSFET。 DRV880x 能够提供高达 ±2.8A 的峰值输出电流和高达 36V 的工作电压。一个内部电荷泵可用来生成所需的 栅极驱动电压。

低功耗睡眠模式可将内部电路关断,实现超低的静态电 流消耗。这种睡眠模式可通过专用的 nSLEEP 引脚来 设定。

提供的内部保护功能包括:欠压、电荷泵故障、电源短 路、接地短路以及过热保护。通过 nFAULT 引脚指示 故障情况。

DRV880x 采用 16 引脚 WQFN 封装,带有 PowerPAD ™ (环保: RoHS, 无锑/溴)。

#### 器件信息(1)

| HI II I I I I I I I I I I I I I I I I I |             |                 |  |  |  |  |  |  |  |
|-----------------------------------------|-------------|-----------------|--|--|--|--|--|--|--|
| 器件型号                                    | 封装          | 封装尺寸 (标称值)      |  |  |  |  |  |  |  |
| DRV8800                                 | HTSSOP (16) | 5.00mm × 4.40mm |  |  |  |  |  |  |  |
|                                         | WQFN (16)   | 4.00mm × 4.00mm |  |  |  |  |  |  |  |
| DRV8801                                 | HTSSOP (16) | 5.00mm × 4.40mm |  |  |  |  |  |  |  |
| DRVOOUT                                 | WQFN (16)   | 4.00mm × 4.00mm |  |  |  |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化原理图



## **Table of Contents**

| 1 特性                                                                | 1 8.4 Device Functional Modes                            | 13          |
|---------------------------------------------------------------------|----------------------------------------------------------|-------------|
| 2 应用                                                                |                                                          | 16          |
| 3 说明                                                                |                                                          | 16          |
| 4 Revision History                                                  | 2 9.2 Typical Application                                |             |
| 5 Pin Configuration and Functions                                   | 9.3 Parallel Configuration                               |             |
| 6 Specifications                                                    | <sub>5</sub> 10 Power Supply Recommendations             |             |
| 6.1 Absolute Maximum Ratings                                        | 5 10.1 Bulk Capacitance                                  |             |
| 6.2 ESD Ratings                                                     |                                                          |             |
| 6.3 Recommended Operating Conditions                                | 5 11.1 Layout Guidelines                                 |             |
| 6.4 Thermal Information                                             | 400 1 10 11 0 1                                          |             |
| 6.5 Electrical Characteristics                                      | 40 4 D - L-4 L L ! L                                     |             |
| 6.6 Typical Characteristics                                         |                                                          |             |
| 7 Parameter Measurement Information                                 |                                                          |             |
| 8 Detailed Description                                              |                                                          |             |
| 8.1 Overview                                                        |                                                          | 26          |
| 8.2 Functional Block Diagrams<br>8.3 Feature Description            |                                                          | 26          |
| 4 Revision History                                                  |                                                          |             |
| Changes from Revision J (July 2014) to Revi                         | ision K (March 2021)                                     | Page        |
| · Added missing GND pin reference to Pin Full                       | nctions Table                                            | 3           |
| Added SENSE pin to Pin Functions Table                              |                                                          | 3           |
| ·                                                                   | EP, VBB and VCP in <i>Pin Functions</i> Table            |             |
| · · · · · · · · · · · · · · · · · · ·                               | olute Maximum Ratings table                              |             |
| •                                                                   |                                                          |             |
| •                                                                   | PWM frequency limits to Recommended Operation Co         |             |
|                                                                     |                                                          |             |
|                                                                     | ol Timing Figure                                         |             |
| <ul> <li>Added equation for VPROPI to help when co</li> </ul>       | onnecting pin's output to ADC in Feature Description     | 12          |
| <ul> <li>Provide additional information on SENSE pir</li> </ul>     | n behavior                                               | 13          |
| ·                                                                   | ic Table                                                 |             |
| Added die temperature estimation equation u                         | utilizing junction to ambient thermal impedance in Appli | ication and |
| •                                                                   | pulse width modulating modes in Application and Imple    |             |
| · · · · · · · · · · · · · · · · · · ·                               |                                                          |             |
|                                                                     |                                                          |             |
| Changes from Revision I (January 2014) to R                         |                                                          | Page        |
| <u> </u>                                                            | on section, Device Functional Modes, Application and     |             |
| • • • • • • • • • • • • • • • • • • • •                             | mmendations section, Layout section, Device and          |             |
| Documentation Support section, and Mechai                           | nical, Packaging, and Orderable Information section      | 5           |
| Changes from Revision H (November 2013) t                           | to Revision I (January 2014)                             | Page        |
| <ul> <li>Added I<sub>OCP</sub> to ELECTRICAL CHARACTERIS</li> </ul> | STICS                                                    | 6           |
|                                                                     | ion                                                      |             |
| Changes from Revision G (October 2013) to                           | Revision H (November 2013)                               | Page        |
| Changed maximum junction temperature from                           | m 190°C to 150°C                                         |             |
|                                                                     |                                                          |             |
| •                                                                   |                                                          |             |
|                                                                     |                                                          |             |
| Changed Note in SENSE Section                                       |                                                          | 13          |



## **5 Pin Configuration and Functions**



图 5-1. DRV8800 RTY Package 16-Pin WQFN Top View



图 5-2. DRV8801 RTY Package 16-Pin WQFN Top View



图 5-3. DRV8800 PWP Package 16-Pin HTSSOP Top View

图 5-4. DRV8801 PWP Package 16-Pin HTSSOP Top View

表 5-1. Pin Functions

|         |         | PIN    |         |        |     |                                                                                                             |
|---------|---------|--------|---------|--------|-----|-------------------------------------------------------------------------------------------------------------|
| NAME    | DRV8800 |        | DRV8801 |        | 1/0 | DESCRIPTION                                                                                                 |
| IVAIVIE | WQFN    | HTSSOP | WQFN    | HTSSOP |     |                                                                                                             |
| CP1     | 10      | 11     | 10      | 11     | Р   | Charge pump switching node. Connect a 0.1- $\mu$ F X7R ceramic capacitor rated for VBB between CP1 and CP2. |
| CP2     | 11      | 12     | 11      | 12     | Р   | Charge pump switching node. Connect a 0.1- $\mu$ F X7R ceramic capacitor rated for VBB between CP1 and CP2. |



## 表 5-1. Pin Functions (continued)

|          |      | PIN    |       |        |                             |                                                                                                                                   |
|----------|------|--------|-------|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
|          | DR   | V8800  | DR    | V8801  | I/O                         | DESCRIPTION                                                                                                                       |
| NAME     | WQFN | HTSSOP | WQFN  | HTSSOP | -                           |                                                                                                                                   |
| ENABLE   | 4    | 6      | 4     | 6      | I                           | Enable logic input. Set high to enable the H-bridge.                                                                              |
| GND      | 2,12 | 4, 13  | 2, 12 | 4, 13  | Р                           | Device ground                                                                                                                     |
| MODE     | 16   | 2      | _     | _      | 1                           | Mode logic input                                                                                                                  |
| MODE 1   | _    | _      | 16    | 2      | I                           | Mode logic input                                                                                                                  |
| MODE 2   | _    | _      | 5     | 16     | I                           | Mode 2 logic input                                                                                                                |
| NC       | 5    | 16     | _     | _      | NC                          | No connect                                                                                                                        |
| nFAULT   | 15   | 1      | 15    | 1      | OD                          | Fault indication. Pulled logic low with fault condition; open-drain output requires an external pullup resistor.                  |
| nSLEEP   | 3    | 5      | 3     | 5      | ı                           | Sleep mode input. Logic high to enable device; logic low to enter low-power sleep mode; internal pulldown resistor.               |
| OUT+     | 6    | 7      | 6     | 7      | 0                           | DMOS H-bridge output. Connect to motor terminal.                                                                                  |
| OUT-     | 9    | 10     | 9     | 10     | 0                           | DMOS H-bridge output. Connect to motor terminal.                                                                                  |
| PHASE    | 1    | 3      | 1     | 3      | 1                           | WQFN Package: Phase logic input for direction control. HTSSOP Package: Phase logic input. Controls the direction of the H-bridge. |
| SENSE    | 7    | 8      | 7     | 8      | O (DRV8800)<br>IO (DRV8801) | Sense Power Return                                                                                                                |
| VBB      | 8    | 9      | 8     | 9      | Р                           | Driver supply voltage. Bypass to GND with 0.1-<br>µ F ceramic capacitors plus a bulk capacitor<br>rated for VBB.                  |
| VCP      | 13   | 14     | 13    | 14     | Р                           | Charge pump reservoir capacitor pin. Connect a X7R, 0.1- μ F, 16-V ceramic capacitor to VBB.                                      |
| VREG     | 14   | 15     | _     | _      | Р                           | Regulated voltage.                                                                                                                |
| VPROPI   | _    | _      | 14    | 15     | 0                           | Voltage output proportional to winding current.                                                                                   |
| PowerPAD | _    | _      | _     | _      | _                           | Exposed pad for thermal dissipation. Connect to ground.                                                                           |

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                    |                                                         | MIN   | MAX          | UNIT |
|--------------------|---------------------------------------------------------|-------|--------------|------|
| VBB                | Load supply voltage <sup>(2)</sup>                      | - 0.3 | 40           | V    |
| VCP and CP2        | Charge Pump Voltage                                     | - 0.3 | VBB+17V      | V    |
|                    | Output current                                          | - 2.8 | 2.8          | Α    |
| V <sub>Sense</sub> | Sense voltage                                           | - 500 | 500          | mV   |
|                    | VBB to OUTx                                             |       | 36           | V    |
|                    | OUTx to SENSE                                           |       | 36           | V    |
| VDD                | PHASE, ENABLE, MODE, MODE1, MODE2, nSLEEP and nFAULT(2) | - 0.3 | 7            | V    |
|                    | Continuous total power dissipation                      | See   | <b># 6.4</b> |      |
| T <sub>A</sub>     | Operating free-air temperature                          | - 40  | 85           | °C   |
| T <sub>J</sub>     | Maximum junction temperature                            |       | 150          | °C   |
| T <sub>stg</sub>   | Storage temperature                                     | - 40  | 125          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

|                 |                                       | MIN  | NOM | MAX | UNIT |
|-----------------|---------------------------------------|------|-----|-----|------|
| V <sub>IN</sub> | Input voltage, VBB                    | 8    | 32  | 38  | V    |
| VDD             | Logic Supply Voltage                  | 0    |     | 5.5 | V    |
| f(PWM)          | Applied PMW signal (PHASE and ENABLE) | 0    |     | 100 | kHz  |
| T <sub>A</sub>  | Operating free-air temperature        | - 40 |     | 85  | °C   |

### 6.4 Thermal Information

|                        |                                              | DR\        | DRV880x      |      |  |  |
|------------------------|----------------------------------------------|------------|--------------|------|--|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | RTY (WQFN) | PWP (HTSSOP) | UNIT |  |  |
|                        |                                              | 16 PINS    | 16 PINS      |      |  |  |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 38.1       | 43.9         |      |  |  |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 36.7       | 30.8         |      |  |  |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 16.1       | 25.3         | °C/W |  |  |
| ψJT                    | Junction-to-top characterization parameter   | 0.3        | 1.1          | C/VV |  |  |
| ψ ЈВ                   | Junction-to-board characterization parameter | 16.2       | 25           |      |  |  |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.1        | 5.6          |      |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **6.5 Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                       | TEST CONDITIONS                                                  | MIN  | TYP        | MAX  | UNIT       |
|---------------------|---------------------------------|------------------------------------------------------------------|------|------------|------|------------|
|                     |                                 | f <sub>PWM</sub> < 50 kHz                                        |      | 6          |      | Λ          |
| IBB                 | Motor supply current            | Charge pump on, Outputs disabled                                 |      | 3.2        |      | mA         |
|                     |                                 | Sleep mode                                                       |      |            | 10   | μА         |
| V <sub>IH</sub>     | PHASE, ENABLE,                  |                                                                  | 2    |            |      | V          |
| V <sub>IL</sub>     | MODE input voltage              |                                                                  |      |            | 8.0  | V          |
| V <sub>IH</sub>     | nCl FFD input valtage           |                                                                  | 2.7  |            |      | V          |
| V <sub>IL</sub>     | nSLEEP input voltage            |                                                                  |      |            | 0.8  | V          |
| I <sub>IH</sub>     |                                 | V <sub>IN</sub> = 2 V                                            |      | <1.0       | 20   |            |
| I <sub>IL</sub>     | PHASE, MODE input current       | V <sub>IN</sub> = 0.8 V                                          | - 20 | ≤ -<br>2.0 | 20   | μ <b>A</b> |
| I <sub>IH</sub>     | ENABLE insult assessed          | V <sub>IN</sub> = 2 V                                            |      | 40         | 100  |            |
| I <sub>IL</sub>     | ENABLE input current            | V <sub>IN</sub> = 0.8 V                                          |      | 16         | 40   | μА         |
| I <sub>IH</sub>     | -CI FFD in put ourself          | V <sub>IN</sub> = 2.7 V                                          |      | 27         | 50   | ^          |
| I <sub>IL</sub>     | nSLEEP input current            | V <sub>IN</sub> = 0.8 V                                          |      |            | 10   | μА         |
| V <sub>OL</sub>     | nFAULT output voltage           | I <sub>sink</sub> = 1 mA                                         |      |            | 0.4  | V          |
| VBBNFR              | VBB nFAULT release              | 8 V < VBB < 40 V                                                 |      | 12         | 13.8 | V          |
| V <sub>IHys</sub>   | Input hysteresis, except nSLEEP |                                                                  | 100  | 500        | 800  | mV         |
|                     | Output ON-resistance            | Source driver, I <sub>OUT</sub> = -2.8 A, T <sub>J</sub> = 25°C  |      | 0.48       |      |            |
| _                   |                                 | Source driver, I <sub>OUT</sub> = -2.8 A, T <sub>J</sub> = 125°C |      | 0.74       | 0.85 |            |
| r <sub>DS(on)</sub> |                                 | Sink driver, I <sub>OUT</sub> = 2.8 A, T <sub>J</sub> = 25°C     |      | 0.35       |      | Ω          |
|                     |                                 | Sink driver, I <sub>OUT</sub> = 2.8 A, T <sub>J</sub> = 125°C    |      | 0.52       | 0.7  |            |
| VTRP                | RSENSE voltage trip             | SENSE connected to ground through a 0.2- $\Omega$ resistor       |      | 500        |      | mV         |
|                     | 5                               | Source diode, I <sub>f</sub> = -2.8 A                            |      |            | 1.4  | .,         |
| $V_f$               | Body diode forward voltage      | Sink diode, I <sub>f</sub> = 2.8 A                               |      |            | 1.4  | V          |
|                     | 5                               | PWM, Change to source or sink ON                                 |      | 600        |      |            |
| t <sub>pd</sub>     | Propagation delay time          | PWM, Change to source or sink OFF                                |      | 100        |      | ns         |
| t <sub>COD</sub>    | Crossover delay                 |                                                                  |      | 500        |      | ns         |
| DAGain              | Differential AMP gain           | Sense = 0.1 V to 0.4 V                                           |      | 5          |      | V/V        |
| PROTECT             | ION CIRCUITRY                   |                                                                  |      |            |      |            |
| VUV                 | UVLO threshold                  | VBB increasing                                                   |      | 6.5        | 7.5  | V          |
| I <sub>OCP</sub>    | Overcurrent threshold           |                                                                  | 3    |            |      | Α          |
| t <sub>DEG</sub>    | Overcurrent deglitch time       |                                                                  |      | 3          |      | μs         |
| t <sub>OCP</sub>    | Overcurrent retry time          |                                                                  |      | 1.2        |      | ms         |
| TJW                 | Thermal warning temperature     | Temperature increasing <sup>(1)</sup>                            |      | 160        |      | °C         |
| TJTSD               | Thermal shutdown temperature    | Temperature increasing <sup>(2)</sup>                            |      | 175        |      | °C         |

<sup>(1)</sup> After the device reaches the thermal warning temperature of 160°C, the device will remain in thermal warning until the device cools to 145°C. This is known as the device's thermal warning hysteresis.

<sup>(2)</sup> After the device reaches the thermal shutdown temperature of 175°C, the device will remain in thermal shutdown until the device cools to 160°C. This is known as the device's thermal shutdown hysteresis.



## **6.6 Typical Characteristics**





## 7 Parameter Measurement Information



图 7-1. PWM Control Timing





图 7-2. Overcurrent Control Timing

## **8 Detailed Description**

#### 8.1 Overview

The DRV880x devices are integrated motor driver solutions for brushed DC motors. The devices integrate a DMOS H-bridge, protection circuitry, and simple digital interface. The devices can be powered with a supply voltage between 8 and 36 V and are capable of providing an output current up to 2.8 A.

A PHASE-ENABLE interface allows for easy interfacing to the controller circuit. The PHASE input controls the direction of the H-bridge and the ENABLE input specifies whether the H-bridge is enabled or not.

Two MODE pins allow for specifying which current decay method the device utilizes. MODE1 specifies between fast decay or slow decay and MODE2 specifies between high side or low side slow decay.

The DRV8801 provides the option to monitor the motor winding current through a proportional voltage output.

## 8.2 Functional Block Diagrams



图 8-1. DRV8800 Functional Block Diagram



图 8-2. DRV8801 Functional Block Diagram

#### 8.3 Feature Description

#### 8.3.1 Logic Inputs

TI recommends using a high-value pullup resistor when logic inputs are pulled up to  $V_{DD}$ . This resistor limits the current to the input in case an overvoltage event occurs. Logic inputs are nSLEEP, MODE, PHASE, and ENABLE. Voltages higher than 7 V on any logic input can cause damage to the input structure.

#### 8.3.2 VREG (DRV8800 Only)

This output represents a measurement of the internal regulator voltage. This pin should be left disconnected. A voltage of approximately 7.5 V can be measured at this pin.

## 8.3.3 VPROPI (DRV8801 Only)

The analog output VPROPI offers SENSE current information as an analog voltage proportional to the current flowing through the DC motor winding. This voltage can be used by an analog to digital converter and microcontroller to accurately determine how much current is flowing through the controlled DC motor. See † 8.3.11 for guidance on selecting a SENSE resistor value.

#### 8.3.3.1 Connecting VPROPI Output to ADC

The analog output VPROPI varies proportionally with the SENSE voltage according to 方程式 1. It's important to note even if V<sub>SENSE</sub> is negative VPROPI will remain at 0 V.

$$VPROPI = 5 \times V_{SENSE}$$
 (1)

An RC network in series with the VPROPI output is recommended, if this voltage is to be sampled by an analog to digital converter.



图 8-3. RC Network in Series With the VPROPI Output

It is imperative to realize that VPROPI will decrease to 0 V while the H-Bridge enters slow decay recirculation.

#### 8.3.4 Charge Pump

The charge pump is used to generate a supply above VBB to drive the source-side DMOS gates. A 0.1-  $\mu$  F ceramic monolithic capacitor should be connected between CP1 and CP2 for pumping purposes. A 0.1-  $\mu$  F ceramic monolithic capacitor, CStorage, should be connected between VCP and VBB to act as a reservoir to run the high-side DMOS devices. The VCP voltage level is internally monitored and, in the case of a fault condition, the outputs of the device are disabled.

#### 8.3.5 Shutdown

As a measure to protect the device, faults caused by very high junction temperatures or low voltage on VCP disable the outputs of the device until the fault condition is removed. At power on, the UVLO circuit disables the drivers.

#### 8.3.6 Low-Power Mode

Control input nSLEEP is used to minimize power consumption when the DRV880x is not in use. A logic low on the nSLEEP input disables much of the internal circuitry, including the internal voltage rails and charge pump. A logic high on this input pin results in normal operation. When switching from low to high, the user should allow a 1-ms delay before applying PWM signals. This time is needed for the charge pump to stabilize.

#### 8.3.7 Braking

The braking function is implemented by driving the device in slow-decay mode (MODE 1 pin is high) and deasserting the enable to low. Because it is possible to drive current in both directions through the DMOS switches, this configuration effectively shorts out the motor-generated BEMF as long as the ENABLE chop mode is asserted. The maximum current can be approximated by VBEMF/RL. Care should be taken to ensure that the maximum ratings of the device are not exceeded in worse-case braking situations – high-speed and high-inertia loads.

#### 8.3.8 Diagnostic Output

The nFAULT pin signals a problem with the chip via an open-drain output. A motor fault, undervoltage condition, or  $T_J > 160$ °C drives the pin low. This output is not valid when nSLEEP puts the device into minimum power dissipation mode (that is, nSLEEP is low). nFAULT stays asserted (nFAULT = L) until VBB reaches VBBNFR to give the charge pump headroom to reach its undervoltage threshold. nFAULT is a status-only signal and does

not affect any device functionality. The H-bridge portion still operates normally down to VBB = 8 V with nFAULT asserted.

#### 8.3.9 Thermal Shutdown (TSD)

Two die-temperature monitors are integrated on the chip. As die temperature increases toward the maximum, a thermal warning signal is triggered at 160°C. This fault drives the nFAULT low, but does not disable the operation of the chip. If the die temperature increases further, to approximately 175°C, the full-bridge outputs are disabled until the internal temperature falls below a hysteresis of 15°C.

#### 8.3.10 Overcurrent Protection

The current flowing through the high-side and low-side drivers is monitored to ensure that the motor lead is not shorted to supply or ground. If a short is detected, the full-bridge outputs are turned off, flag nFAULT is driven low, and a 1.2-ms fault timer is started. After this 1.2-ms period,  $t_{OCP}$ , the device is then allowed to follow the input commands and another turnon is attempted (nFAULT becomes high again during this attempt). If there is still a fault condition, the cycle repeats. If after  $t_{OCP}$  expires it is determined the short condition is not present, normal operation resumes and nFAULT is deasserted.

#### 8.3.11 SENSE

A low-value SENSE resistor is used to set an overcurrent threshold lower than the default maximum value of 2.8 A and to provide a voltage for VPROPI (DRV8801 Only). This SENSE resistor must be connected between the SENSE pin and ground. To minimize ground-trace IR drops in sensing the output current level, the current-sensing resistor should have an independent ground return to the star ground point. This trace should be as short as possible. For low-value sense resistors, the IR drops in the PCB can be significant, and should be taken into account.

A direct connection to ground yields a SENSE voltage equal to zero. In that case, maximum current is 2.8 A and VPROPI outputs 0 V. A resistor connected as explained before, will yield a VPROPI output as detailed in  $\ddagger$  8.3.3. Size the sense resistor such that voltage drop across the sense resistor is less than 500mV under normal loading conditions. Any voltage equal or larger to 500 mV will signal the device to hi-Z the H-bridge output as overcurrent trip threshold has been reached. In this case, device will enter recirculation as stipulated by the MODE input pin. The device automatically retries with a period of  $t_{(OCP)}$ .

方程式 2 shows the value of the resistor to a particular current setting.

$$R_{\text{sense}} = \frac{500 \text{ mV}}{I_{\text{trip}}}$$
 (2)

#### 8.4 Device Functional Modes

#### 8.4.1 Device Operation

The DRV880x supports a low power sleep mode through the nSLEEP pin. In this mode the device shuts down a majority of the internal circuitry including the internal voltage rails and charge pump. Bringing the nSLEEP pin HIGH will put the device back into its active state.

During normal operation the DRV880x is designed to operate a single brushed DC motor. The outputs are connected to each side on the motor coil, allowing for full bidirectional control.

表 8-1. Control Logic Table<sup>(1)</sup>

|       |        | OPERATION |        |        |      |      |                                                     |
|-------|--------|-----------|--------|--------|------|------|-----------------------------------------------------|
| PHASE | ENABLE | MODE 1    | MODE 2 | nSLEEP | OUT+ | OUT- | OFERATION                                           |
| 1     | 1      | Х         | Х      | 1      | Н    | L    | Forward                                             |
| 0     | 1      | Х         | Х      | 1      | L    | Н    | Reverse                                             |
| Х     | 0      | 1         | 0      | 1      | L    | L    | Brake (slow decay)                                  |
| Х     | 0      | 1         | 1      | 1      | Н    | Н    | Brake (slow decay)                                  |
| 1     | 0      | 0         | X      | 1      | L    | Н    | Fast-decay synchronous rectification <sup>(2)</sup> |



## 表 8-1. Control Logic Table<sup>(1)</sup> (continued)

|       |        |           |        |        | •    |      |                                                     |
|-------|--------|-----------|--------|--------|------|------|-----------------------------------------------------|
|       |        | OPERATION |        |        |      |      |                                                     |
| PHASE | ENABLE | MODE 1    | MODE 2 | nSLEEP | OUT+ | OUT- | OFERATION                                           |
| 0     | 0      | 0         | Х      | 1      | Н    | L    | Fast-decay synchronous rectification <sup>(2)</sup> |
| Х     | Х      | Х         | X      | 0      | Z    | Z    | Sleep mode                                          |

- (1) X = Don't care, Z = high impedance
- (2) To prevent reversal of current during fast-decay synchronous rectification, outputs go to the high-impedance state as the current approaches 0 A.
- MODE 1 (MODE on the DRV8800)

Input MODE 1 is used to toggle between fast-decay mode and slow-decay mode. A logic high puts the device in slow-decay mode.

MODE 2 (DRV8801 only)

MODE 2 is used to select which set of drivers (high side versus low side) is used during the slow-decay recirculation. MODE 2 is meaningful only when MODE 1 is asserted high. A logic high on MODE 2 has current recirculation through the high-side drivers. A logic low has current recirculation through the low-side drivers.

#### 8.4.1.1 Slow-Decay SR (Brake Mode)

In slow-decay mode, both low-side sinking drivers turn on, allowing the current to circulate through the H-bridge's low side (two sink drivers) and the load. Power dissipation  $I^2R$  losses in one source and one sink DMOS driver, as shown in 方程式 7

#### 8.4.1.2 Fast Decay With Synchronous Rectification

This decay mode is equivalent to a phase change where the opposite drivers are switched on. When in fast decay, the motor current is not allowed to go negative (direction change). Instead, as the current approaches zero, the drivers turn off. The power calculation is the same as the drive current calculation (see 方程式 7).

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 8.4.1.2.1



- 1 Drive Current
- 2 Fast decay with synchronous rectification (reverse)
- 3 Slow decay with synchronous rectification (brake)

图 8-4. Current Path DRV8800

- Fast decay with synchronous rectification (reverse)
- (3) Slow decay with synchronous rectification (brake) Low Side
- (4) Slow decay with synchronous rectification (brake) High Side

图 8-5. Current Path DRV8801



## 9 Application and Implementation

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

DRV880x device is used in medium voltage brushed DC motor control applications.

## 9.2 Typical Application



图 9-1. DRV8800 Typical Application Schematic



图 9-2. DRV8801 Typical Application Schematic

## 9.2.1 Design Requirements

For this design example, use the parameters listed in 表 9-1 as the input parameters.

DESIGN **EXAMPLE** REFERENCE **PARAMETER** VALUE Motor Voltage **VBB** 24 V **IRMS** 0.8 A Motor RMS Current Motor Startup Current **ISTART** 2 A Motor Current Trip **ITRIP** 2.5 A Point

表 9-1. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Motor Voltage

The motor voltage to use will depend on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

#### 9.2.2.2 Power Dissipation

The power dissipation of the DRV880x is a function of the RMS motor current and the each output's FET resistance ( $R_{DS(ON)}$ ).

Power 
$$\approx I_{RMS}^2 x$$
 (High-Side  $R_{DS(ON)}$  + Low-Side  $R_{DS(ON)}$ ) (3)

For this example, the ambient temperature is 35°C, and the junction temperature reaches 65°C. At 65°C, the sum of RDS(ON) is about  $1\Omega$ . With an example motor current of 0.8A, the dissipated power in the form of heat will be 0.8 A<sup>2</sup>x 1  $\Omega$  = 0.64 W.

The temperature that the DRV880x reaches will depend on the thermal resistance to the air and PCB. It is important to solder the device PowerPAD to the PCB ground plane, with vias to the top and bottom board layers, to dissipate heat into the PCB and reduce the device temperature. In the example used here, the DRV880x had an effective thermal resistance R  $_{\theta}$  JA of 47°C/W, and:

$$T_J = T_A + (P_D \times R_{\theta JA}) = 35^{\circ}C + (0.64 \text{ W} \times 47^{\circ}C/W) = 65^{\circ}C$$
 (4)

#### 9.2.2.3 Thermal Considerations

Although the DRV8800 and DRV8801 are rated at 2.8-A of current handling, the previous only holds true as long as the internal temperature does not exceeds 170°C. In order to operate at this rate, the following measures must be taken under consideration.

#### 9.2.2.3.1 Junction-to-Ambiant Thermal Impedance (⊖JA)

At any given time during the steady state portion of the cycle, two FETs are enabled: A high side sourcing FET and a low side sinking FET. The increase in die temperature above ambient can be estimated by 方程式 5

$$T_{die} = \theta_{JA} \frac{{}^{\circ}C}{W} \times I_{winding}^{2} \times RDS_{ON} + T_{A}$$
(5)

#### 9.2.2.4 Motor Current Trip Point

When the voltage on pin SENSE exceeds  $V_{TRP}$  (0.5 V), overcurrent is detected. The  $R_{SENSE}$  resistor should be sized to set the desired  $I_{TRIP}$  level.

$$R_{SENSE} = 0.5 \text{ V} / I_{TRIP} \tag{6}$$

To set  $I_{TRIP}$  to 2.5 A,  $R_{SENSE}$  = 0.5 V / 2.5 A = 0.2  $\Omega$ .

To prevent false trips, I<sub>TRIP</sub> must be higher than regular operating current. Motor current during startup is typically much higher than steady-state spinning, because the initial load torque is higher, and the absence of back-EMF causes a higher voltage and extra current across the motor windings.

It can be beneficial to limit startup current by using series inductors on the DRV880x output, as that allows I<sub>TRIP</sub> to be lower, and it may decrease the system's required bulk capacitance. Startup current can also be limited by ramping the forward drive duty cycle.

#### 9.2.2.5 Sense Resistor Selection

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- · Low inductance
- · Rated for high enough power
- · Placed closely to the motor driver

#### 9.2.2.6 Drive Current

This current path is through the high-side sourcing DMOS driver, motor winding, and low-side sinking DMOS driver. Power dissipation  $I^2R$  losses in one source and one sink DMOS driver, as shown in 方程式 7.

$$P_D = I^2(r_{DS(on)}Source + r_{DS(on)}Sink)$$
(7)

#### 9.2.3 Pulse-Width Modulating

#### 9.2.3.1 Pulse-Width Modulating ENABLE

The most common H-Bridge direction/speed control scheme is to use a conventional GPIO output for the PHASE (selects direction) and pulse-width modulate ENABLE for speed control.

#### 9.2.3.2 Pulse-Width Modulating PHASE

Another technique is to use a speed/direction control scheme where ENABLE is connected to a GPIO output and the PHASE is pulse-width modulated. In this case, both direction and speed are controlled with a single signal. ENABLE is only used to disable the motor and stop all current flow.

When pulse-width modulating PHASE, a 50% duty cycle will stop the motor. Duty cycles above 50% will have the motor moving on the clockwise direction with proportional control; 100% duty cycle represents full speed.

Duty cycles below 50% will have the motor rotating with a counter clockwise direction; 0% duty cycle represents full speed.

#### 9.2.4 Application Curves



## 9.3 Parallel Configuration

It is possible to drive higher than the 2.8 A of current by connecting more than one DRV8800 or DRV8801 in parallel. To properly use this option the guidelines documented below must be followed.

#### 备注

It is not recommended that one connect a DRV8800 in parallel with a DRV8801. Only place like devices in the configuration outlined in this document



#### 9.3.1 Parallel Connections

图 9-7 shows the signals that need to be connected together.

For DRV8801, ENABLE, PHASE, MODE 1, MODE 2, nSLEEP, OUT+, OUT-, SENSE, VBB and GND.

For DRV8800, ENABLE, PHASE, MODE, nSLEEP, OUT+, OUT-, SENSE, VBB and GND.



图 9-7. Functional Block Diagram (Connected Signals)

#### 9.3.2 Non - Parallel Connections

§ 9-8 shows the signals that should not be connected together and will be driven on an individual basis. These are: VCP, CP1, CP2, and VPROPI (on the DRV8801)



图 9-8. Functional Block Diagram (Individual Signals)

### 9.3.3 Wiring nFAULT as Wired OR

Since nFAULT is an open drain output, multiple nFAULT outputs can be paralleled with a single resistor. The end result is a wired OR configuration. When any individual nFAULT output goes to a logic low, the wired OR output will go to the same logic low. There is no need to determine which device signaled the fault condition, as once they are connected in parallel they function as a single device.

Submit Document Feedback



图 9-9. nFAULT as Wired OR

#### 9.3.4 Electrical Considerations

#### 9.3.4.1 Device Spacing

It is recommended that devices be connected as close as possible and with trace lengths as short as possible. Doing this minimizes the potential of generating timing differences between devices. Although it may seem like a harmful situation for the power stage, the DRV8800 and DRV8801 devices contain enough protection to effectively deal with enable time skews from device to device. This consideration focuses on motion quality, as total current needed for acceleration and proper speed control will only be available when all power stages are brought online.

#### 9.3.4.2 Recirculation Current Handling

During recirculation, it is not possible to synchronize all devices connected in parallel so that the current is equally distributed. Also, during the asynchronous portion of the current decay, the body diode with the lowest forward voltage will start conducting and sink all of the current. Said body diode is not meant to handle the new increased current capacity and will be severely affected if allowed to sink current of said magnitude.

In order to assure proper operation when devices are connected in parallel, it is imperative that external schottky diodes be used. These schottky diodes will conduct during the asynchronous portion of the recirculation mode and will sink the inductive load current until the respective FET switches are brought online.

Schottky diodes should be connected as shown in \( \begin{align\*} \text{9-10}. \end{align\*} \)



图 9-10. Schottky Diodes Connection

#### 9.3.4.3 Sense Resistor Selection

The guideline for the SENSE resistor chosen doesn't change in parallel mode. As the goal of this configuration is to evenly distribute the current load across multiple devices, each device should be configured with the same  $I_{TRIP}$  setting. Therefore, the same SENSE resistor should be used for all devices connected in parallel.

Connection of the SENSE resistors should be as shown in \( \begin{aligned} \text{9-11}. \end{aligned} \)



图 9-11. SENSE Resistors Connection

#### 9.3.4.4 Maximum System Current

The idea behind placing multiple DRV8800/01 devices in parallel is to increase maximum drive current. At first glance, it may seem that the new increased I<sub>TRIP</sub> setting is given by 方程式 8.

$$SystemI_{TRIP} = (I_{TRIP} \times N)$$
(8)

Where:

N is the number of DRV8800/01 devices connected in parallel.

I<sub>TRIP</sub> is the individual I<sub>TRIP</sub> value per device.

However, although in theory accurate, due to tolerances in internal SENSE amplifier/comparator circuitry, the system  $I_{TRIP}$  should be expected to be less than the addition of all the individual  $I_{TRIP}$ . The reason for this is that as soon as one of the devices senses a current for which the H Bridge should be disabled, the remaining devices will end up having to conduct the same current but with less capacity. Therefore, remaining devices are expected to get disabled shortly after.

A good rule of thumb is to expect 90% of the theoretical maximum.

By way of example, if the system level requirements indicate that 6 A of current are required to meet the motion control requirements, then:

$$6 A = (2.8 A \times 0.9)N$$

$$N = (6 A) / (2.8 A \times 0.9)$$

N = 2.38

In this example, three DRV8800/01 devices would be required to meet the safety needs of the system.



## 10 Power Supply Recommendations

## 10.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system.
- The capacitance of the power supply and its ability to source current.
- The amount of parasitic inductance between the power supply and motor systems.
- · The acceptable voltage ripple.
- · The type of motor used (Brushed DC, Brushless DC, Stepper).
- The motor braking method.

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



图 10-1. Example Setup of Motor Drive System With External Power Supply

### 11 Layout

## 11.1 Layout Guidelines

- The printed-circuit-board (PCB) should use a heavy ground plane. For optimal electrical and thermal
  performance, the DRV880x must be soldered directly onto the board. On the underside of the DRV880x is a
  thermal pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered
  directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB.
- The load supply pin VBB, should be decoupled with an electrolytic capacitor (typically 100 μF) in parallel with a ceramic capacitor (0.1 μF) placed as close as possible to the device.
- The ceramic capacitors (0.1  $\mu$ F) between VCP and VBB and between CP1 and CP2 should be placed as close as possible to the device.
- The SENSE resistor should be close as possible to the SENSE pin and ground return to minimize parasitic inductance.

### 11.2 Layout Example



图 11-1. RTY Layout Example





图 11-2. PWP Layout Example

## 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

表 12-1. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| DRV8800 | Click here     | Click here   | Click here          | Click here          | Click here          |
| DRV8801 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.2 Trademarks

PowerPAD™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 12.3 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.4 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

## 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com

17-Jun-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| DRV8800PWP            | Obsolete | Production    | HTSSOP (PWP)   16 | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | DRV8800          |
| DRV8800PWPR           | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8800          |
| DRV8800PWPR.A         | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8800          |
| DRV8800PWPR.B         | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8800          |
| DRV8800PWPRG4.A       | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8800          |
| DRV8800PWPRG4.B       | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8800          |
| DRV8800RTYR           | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYR.A         | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYR.B         | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYRG4         | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYRG4.A       | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYRG4.B       | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8800      |
| DRV8800RTYT           | Obsolete | Production    | QFN (RTY)   16    | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | DRV<br>8800      |
| DRV8801PWP            | Obsolete | Production    | HTSSOP (PWP)   16 | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | DRV8801          |
| DRV8801PWPR           | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8801          |
| DRV8801PWPR.A         | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8801          |
| DRV8801PWPR.B         | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8801          |
| DRV8801PWPRG4.A       | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8801          |
| DRV8801PWPRG4.B       | Active   | Production    | HTSSOP (PWP)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | DRV8801          |
| DRV8801RTYR           | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |
| DRV8801RTYR.A         | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |
| DRV8801RTYR.B         | Active   | Production    | QFN (RTY)   16    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |



17-Jun-2025



www.ti.com

|  |  | _ |
|--|--|---|
|  |  |   |
|  |  |   |
|  |  |   |

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)      | (2)           |                |                       | (5)  | (4)                           | (5)                        |              | (0)              |
| DRV8801RTYRG4         | Active   | Production    | QFN (RTY)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |
| DRV8801RTYRG4.A       | Active   | Production    | QFN (RTY)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |
| DRV8801RTYRG4.B       | Active   | Production    | QFN (RTY)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV<br>8801      |
| DRV8801RTYT           | Obsolete | Production    | QFN (RTY)   16 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | DRV<br>8801      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 17-Jun-2025

#### OTHER QUALIFIED VERSIONS OF DRV8801:

Automotive : DRV8801-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION



## 

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8800PWPR   | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8800RTYR   | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8800RTYRG4 | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8801PWPR   | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8801RTYR   | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8801RTYRG4 | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com 18-Jun-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8800PWPR   | HTSSOP       | PWP             | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8800RTYR   | QFN          | RTY             | 16   | 3000 | 356.0       | 356.0      | 35.0        |
| DRV8800RTYRG4 | QFN          | RTY             | 16   | 3000 | 356.0       | 356.0      | 35.0        |
| DRV8801PWPR   | HTSSOP       | PWP             | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8801RTYR   | QFN          | RTY             | 16   | 3000 | 356.0       | 356.0      | 35.0        |
| DRV8801RTYRG4 | QFN          | RTY             | 16   | 3000 | 356.0       | 356.0      | 35.0        |

RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



## RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

# RTY (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司